Visible to the public Biblio

Filters: Keyword is FPGA programming technology  [Clear All Filters]
2018-01-23
Adetomi, A., Enemali, G., Arslan, T..  2017.  Towards an efficient intellectual property protection in dynamically reconfigurable FPGAs. 2017 Seventh International Conference on Emerging Security Technologies (EST). :150–156.

The trend in computing is towards the use of FPGAs to improve performance at reduced costs. An indication of this is the adoption of FPGAs for data centre and server application acceleration by notable technological giants like Microsoft, Amazon, and Baidu. The continued protection of Intellectual Properties (IPs) on the FPGA has thus become both more important and challenging. To facilitate IP security, FPGA vendors have provided bitstream authentication and encryption. However, advancements in FPGA programming technology have engendered a bitstream manipulation technique like partial bitstream relocation (PBR), which is promising in terms of reducing bitstream storage cost and facilitating adaptability. Meanwhile, encrypted bitstreams are not amenable to PBR. In this paper, we present three methods for performing encrypted PBR with varying overheads of resources and time. These methods ensure that PBR can be applied to bitstreams without losing the protection of IPs.