Visible to the public Crypto Primitives IPCore Implementation Susceptibility in Cyber Physical System

TitleCrypto Primitives IPCore Implementation Susceptibility in Cyber Physical System
Publication TypeConference Paper
Year of Publication2018
AuthorsShanmugam, Dillibabu, Annadurai, Suganya
Conference Name2018 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)
AbstractSecurity evaluation of third-party cryptographic Soft/Hard IP (Intellectual Property) core is often ignored due to several reasons including, lack of awareness about its adversity, lack of knowledge about validation methodology or considering security as a byproduct. Particularly, the security validation of bought-out Hardware IP core is important before being deployed in particle means. In this paper, we present Look-Up-Table (LUT) based unrolled implementation of low latency cipher, PRINCE as an hard IP core and show how the susceptible implementation (nested and flexible placement of IP cores) can be experimentally exploited to reveal secret key in FPGA using power analysis attack. Such vulnerability in constrained devices, Internet-of-Things(IoT), causes serious threats in cyber physical system.
DOI10.1109/iSES.2018.00062
Citation Keyshanmugam_crypto_2018