Evaluation of Latch-based Physical Random Number Generator Implementation on 40 Nm ASICs
Title | Evaluation of Latch-based Physical Random Number Generator Implementation on 40 Nm ASICs |
Publication Type | Conference Paper |
Year of Publication | 2016 |
Authors | Torii, Naoya, Yamamoto, Dai, Matsumoto, Tsutomu |
Conference Name | Proceedings of the 6th International Workshop on Trustworthy Embedded Devices |
Publisher | ACM |
Conference Location | New York, NY, USA |
ISBN Number | 978-1-4503-4567-5 |
Keywords | AIS20/30, composability, metastability, physical true random number generator, pubcrawl, random key generation, SP800-90B, SR latch, trng, trustworthiness, trustworthy |
Abstract | In the age of the IoT (Internet of Things), a random number generator plays an important role of generating encryption keys and authenticating a piece of an embedded equipment. The random numbers are required to be uniformly distributed statistically and unpredictable. To satisfy the requirements, a physical true random number generator (TR-NG) is used. In this paper, we implement a TRNG using an SR latch on 40 nm CMOS ASIC. This TRNG generates the random number by exclusive ORing (XORing) the outputs of 256 SR latches. We evaluate the random number generated using statistical tests in accordance with BSI AIS 20/31 and using an IID (Independent and Identically Distributed) test, and the entropy estimation in accordance with NIST SP800-90B changing the supply voltage and environmental temperature within its rated values. As a result, the TRNG passed all the tests except in a few cases. From this experiment, we found that the TRNG has a robustness against environmental change. The power consumption is 18.8 micro Watt at 2.5 MHz. This TRNG is suitable for embedded systems to improve security in IoT systems. |
URL | http://doi.acm.org/10.1145/2995289.2995292 |
DOI | 10.1145/2995289.2995292 |
Citation Key | torii_evaluation_2016 |