Skip to Main Content Area
  • CPS-VO
    • Contact Support
  • Browse
    • Calendar
    • Announcements
    • Repositories
    • Groups
  • Search
    • Search for Content
    • Search for a Group
    • Search for People
    • Search for a Project
    • Tagcloud
      
 
Not a member?
Click here to register!
Forgot username or password?
 
Home
National Science Foundation

Cyber-Physical Systems Virtual Organization

Read-only archive of site from September 29, 2023.

CPS-VO

promising solution

biblio

Visible to the public QIF-Verilog: Quantitative Information-Flow based Hardware Description Languages for Pre-Silicon Security Assessment

Submitted by grigby1 on Fri, 09/18/2020 - 2:15pm
  • pre-silicon security assessment
  • design stage
  • formal verification methods
  • hardware designer
  • hardware overhead
  • hardware system
  • hardware vulnerabilities
  • language based framework
  • language-based approach
  • language-based hardware security verification
  • malicious logic detection
  • potential security vulnerabilities
  • design mistakes
  • promising solution
  • QIF model
  • QIF-Verilog
  • quantified information flow model
  • quantitative information-flow
  • security rules
  • verification process
  • Verilog type systems
  • vulnerable logic detection
  • compiler security
  • integrated circuit testing
  • Hardware design languages
  • Cryptography
  • security solutions
  • security of data
  • security
  • pubcrawl
  • Metrics
  • resilience
  • Resiliency
  • Hardware
  • Integrated circuit modeling
  • hardware description languages
  • Scalability
  • Registers
  • integrated circuit design
  • formal verification
  • Measurement
  • Compositionality
  • uncertainty
  • Vulnerability Analysis
  • electronic engineering computing
  • data flow

Terms of Use  |  ©2023. CPS-VO