Skip to Main Content Area
  • CPS-VO
    • Contact Support
  • Browse
    • Calendar
    • Announcements
    • Repositories
    • Groups
  • Search
    • Search for Content
    • Search for a Group
    • Search for People
    • Search for a Project
    • Tagcloud
      
 
Not a member?
Click here to register!
Forgot username or password?
 
Home
National Science Foundation

Cyber-Physical Systems Virtual Organization

Read-only archive of site from September 29, 2023.

CPS-VO

piccolo encryption algorithm

biblio

Visible to the public Hardware implementation of Piccolo Encryption Algorithm for constrained RFID application

Submitted by aekwall on Mon, 02/10/2020 - 11:44am
  • piccolo encryption algorithm
  • 4 input LUTs
  • 64 bits block size
  • area optimization
  • ASIC
  • constrained RFID application
  • different design strategies
  • efficient hardware architecture
  • Fiestel structure
  • hardware design
  • hardware metrics
  • low resource applications
  • optimized area
  • Piccolo Algorithm
  • 128 bits
  • piccolo lightweight algorithm
  • radiofrequency identification
  • relevant lightweight block ciphers
  • severe security concerns
  • supports high speed
  • Throughput.
  • tremendous pace
  • ultra-lightweight applications
  • variable key size
  • word length 64.0 bit
  • word length 80.0 bit
  • Xillinx
  • Microelectronics Security
  • security applications
  • field programmable gate arrays
  • FPGA
  • Cryptography
  • encryption
  • Internet of Things
  • telecommunication security
  • Hardware
  • Table lookup
  • IoT applications
  • smart devices
  • Resiliency
  • pubcrawl
  • composability
  • IoT
  • RFID
  • Throughput
  • Ciphers
  • security issues
  • Predictive Metrics
  • private information
  • word length 128.0 bit
  • Hardware Implementation
  • hardware resources
  • lightweight cryptographic algorithms
  • S-box
  • lightweight cryptography

Terms of Use  |  ©2023. CPS-VO